Power-Aware Scheduling of Data-Flow Hardware Circuits with Symbolic Control
| dc.contributor.author | Ozbaltan, Mete | |
| dc.contributor.author | Berthier, Nicolas | |
| dc.date.accessioned | 2026-03-26T14:40:27Z | |
| dc.date.available | 2026-03-26T14:40:27Z | |
| dc.date.issued | 2021 | |
| dc.description | Özbaltan, Mete/0000-0002-3215-6363 | en_US |
| dc.description.abstract | We devise a tool-supported framework for achieving power-efficiency of data-flow hardware circuits. Our approach relies on formal control techniques, where the goal is to compute a strategy that can be used to drive a given model so that it satisfies a set of control objectives. More specifically, we give an algorithm that derives abstract behavioral models directly in a symbolic form from original designs described at Register-transfer Level using a Hardware Description Language, and for formulating suitable scheduling constraints and power-efficiency objectives. We show how a resulting strategy can be translated into a piece of synchronous circuit that, when paired with the original design, ensures the aforementioned objectives. We illustrate and validate our approach experimentally using various hardware designs and objectives. | en_US |
| dc.identifier.doi | 10.24425/acs.2021.137426 | |
| dc.identifier.issn | 2300-2611 | |
| dc.identifier.issn | 1230-2384 | |
| dc.identifier.scopus | 2-s2.0-85112581942 | |
| dc.identifier.uri | https://doi.org/10.24425/acs.2021.137426 | |
| dc.identifier.uri | https://hdl.handle.net/20.500.14901/1625 | |
| dc.language.iso | en | en_US |
| dc.publisher | Polska Akademia Nauk, Polish Academy of Sciences | en_US |
| dc.relation.ispartof | Archives of Control Sciences | en_US |
| dc.rights | info:eu-repo/semantics/openAccess | en_US |
| dc.subject | Symbolic Discrete Controller Synthesis | en_US |
| dc.subject | Digital Synchronous Circuits | en_US |
| dc.subject | Power-Efficiency | en_US |
| dc.title | Power-Aware Scheduling of Data-Flow Hardware Circuits with Symbolic Control | en_US |
| dc.type | Article | en_US |
| dspace.entity.type | Publication | |
| gdc.author.id | Özbaltan, Mete/0000-0002-3215-6363 | |
| gdc.author.scopusid | 57202996464 | |
| gdc.author.scopusid | 37116499200 | |
| gdc.author.wosid | Özbaltan, Mete/Izp-9709-2023 | |
| gdc.bip.impulseclass | C5 | |
| gdc.bip.influenceclass | C5 | |
| gdc.bip.popularityclass | C4 | |
| gdc.collaboration.industrial | false | |
| gdc.description.department | Erzurum Technical University | en_US |
| gdc.description.departmenttemp | [Ozbaltan, Mete] Erzurum Tech Univ, Erzurum, Turkey; [Berthier, Nicolas] Univ Liverpool, Liverpool, Merseyside, England | en_US |
| gdc.description.endpage | 446 | en_US |
| gdc.description.issue | 2 | en_US |
| gdc.description.publicationcategory | Makale - Uluslararası Hakemli Dergi - Kurum Öğretim Elemanı | en_US |
| gdc.description.scopusquality | N/A | |
| gdc.description.startpage | 431 | en_US |
| gdc.description.volume | 31 | en_US |
| gdc.description.woscitationindex | Science Citation Index Expanded | |
| gdc.description.wosquality | Q2 | |
| gdc.identifier.openalex | W4384935242 | |
| gdc.identifier.wos | WOS:000671275500010 | |
| gdc.index.type | Scopus | |
| gdc.oaire.diamondjournal | true | |
| gdc.oaire.impulse | 3.0 | |
| gdc.oaire.influence | 2.6315299E-9 | |
| gdc.oaire.isgreen | false | |
| gdc.oaire.keywords | digital synchronous circuits | |
| gdc.oaire.keywords | QA1-939 | |
| gdc.oaire.keywords | symbolic discrete controller synthesis | |
| gdc.oaire.keywords | Information technology | |
| gdc.oaire.keywords | power efficiency | |
| gdc.oaire.keywords | T58.5-58.64 | |
| gdc.oaire.keywords | Mathematics | |
| gdc.oaire.popularity | 4.475421E-9 | |
| gdc.oaire.publicfunded | false | |
| gdc.openalex.collaboration | International | |
| gdc.openalex.fwci | 0.8231 | |
| gdc.openalex.normalizedpercentile | 0.73 | |
| gdc.opencitations.count | 3 | |
| gdc.plumx.crossrefcites | 3 | |
| gdc.plumx.scopuscites | 10 | |
| gdc.scopus.citedcount | 10 | |
| gdc.wos.citedcount | 8 |
